Publication: A quadruple precision and dual double precision floating-point multiplier
Program
KU-Authors
KU Authors
Co-Authors
Schulte, Michael Joseph
Publication Date
Language
Embargo Status
Journal Title
Journal ISSN
Volume Title
Alternative Title
Abstract
Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle.
Source
Publisher
Ieee Computer Soc
Subject
Computer science, Hardware architecture
Citation
Has Part
Source
Euromicro Symposium On Digital System Design, Proceedings
Book Series Title
Edition
DOI
10.1109/DSD.2003.1231903