Publication:
A quadruple precision and dual double precision floating-point multiplier

Placeholder

Organizational Units

Program

KU-Authors

KU Authors

Co-Authors

Schulte, Michael Joseph

Advisor

Publication Date

2003

Language

English

Type

Conference proceeding

Journal Title

Journal ISSN

Volume Title

Abstract

Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle.

Description

Source:

Euromicro Symposium On Digital System Design, Proceedings

Publisher:

Ieee Computer Soc

Keywords:

Subject

Computer science, Hardware architecture

Citation

Endorsement

Review

Supplemented By

Referenced By

Copy Rights Note

0

Views

0

Downloads

View PlumX Details