Publication:
A quadruple precision and dual double precision floating-point multiplier

dc.contributor.coauthorSchulte, Michael Joseph
dc.contributor.departmentDepartment of Computer Engineering
dc.contributor.kuauthorAkkaş, Ahmet
dc.contributor.kuprofileFaculty Member
dc.contributor.otherDepartment of Computer Engineering
dc.contributor.schoolcollegeinstituteCollege of Engineering
dc.contributor.yokidN/A
dc.date.accessioned2024-11-09T23:53:22Z
dc.date.issued2003
dc.description.abstractDouble precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle.
dc.description.indexedbyWoS
dc.description.indexedbyScopus
dc.description.openaccessNO
dc.identifier.doi10.1109/DSD.2003.1231903
dc.identifier.isbn0-7695-2003-0
dc.identifier.scopus2-s2.0-84944324519
dc.identifier.urihttp://dx.doi.org/10.1109/DSD.2003.1231903
dc.identifier.urihttps://hdl.handle.net/20.500.14288/15007
dc.identifier.wos185512100011
dc.keywordsQuadruple precision
dc.keywordsDouble precision
dc.keywordsMultiplier
dc.keywordsFloating-point
dc.keywordsComputer arithmetic
dc.keywordsRounding
dc.keywordsNormalization
dc.keywordsHardware
dc.keywordsFloating-point arithmetic
dc.keywordsApplication software
dc.keywordsDigital arithmetic
dc.keywordsComputer errors
dc.keywordsPhysics computing
dc.keywordsSoftware packages
dc.keywordsThroughput
dc.keywordsDelay estimation
dc.keywordsQuantization
dc.languageEnglish
dc.publisherIeee Computer Soc
dc.sourceEuromicro Symposium On Digital System Design, Proceedings
dc.subjectComputer science
dc.subjectHardware architecture
dc.titleA quadruple precision and dual double precision floating-point multiplier
dc.typeConference proceeding
dspace.entity.typePublication
local.contributor.authoridN/A
local.contributor.kuauthorAkkaş, Ahmet
relation.isOrgUnitOfPublication89352e43-bf09-4ef4-82f6-6f9d0174ebae
relation.isOrgUnitOfPublication.latestForDiscovery89352e43-bf09-4ef4-82f6-6f9d0174ebae

Files