Publication: A quadruple precision and dual double precision floating-point multiplier
dc.contributor.coauthor | Schulte, Michael Joseph | |
dc.contributor.department | Department of Computer Engineering | |
dc.contributor.kuauthor | Akkaş, Ahmet | |
dc.contributor.kuprofile | Faculty Member | |
dc.contributor.other | Department of Computer Engineering | |
dc.contributor.schoolcollegeinstitute | College of Engineering | |
dc.contributor.yokid | N/A | |
dc.date.accessioned | 2024-11-09T23:53:22Z | |
dc.date.issued | 2003 | |
dc.description.abstract | Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle. | |
dc.description.indexedby | WoS | |
dc.description.indexedby | Scopus | |
dc.description.openaccess | NO | |
dc.identifier.doi | 10.1109/DSD.2003.1231903 | |
dc.identifier.isbn | 0-7695-2003-0 | |
dc.identifier.scopus | 2-s2.0-84944324519 | |
dc.identifier.uri | http://dx.doi.org/10.1109/DSD.2003.1231903 | |
dc.identifier.uri | https://hdl.handle.net/20.500.14288/15007 | |
dc.identifier.wos | 185512100011 | |
dc.keywords | Quadruple precision | |
dc.keywords | Double precision | |
dc.keywords | Multiplier | |
dc.keywords | Floating-point | |
dc.keywords | Computer arithmetic | |
dc.keywords | Rounding | |
dc.keywords | Normalization | |
dc.keywords | Hardware | |
dc.keywords | Floating-point arithmetic | |
dc.keywords | Application software | |
dc.keywords | Digital arithmetic | |
dc.keywords | Computer errors | |
dc.keywords | Physics computing | |
dc.keywords | Software packages | |
dc.keywords | Throughput | |
dc.keywords | Delay estimation | |
dc.keywords | Quantization | |
dc.language | English | |
dc.publisher | Ieee Computer Soc | |
dc.source | Euromicro Symposium On Digital System Design, Proceedings | |
dc.subject | Computer science | |
dc.subject | Hardware architecture | |
dc.title | A quadruple precision and dual double precision floating-point multiplier | |
dc.type | Conference proceeding | |
dspace.entity.type | Publication | |
local.contributor.authorid | N/A | |
local.contributor.kuauthor | Akkaş, Ahmet | |
relation.isOrgUnitOfPublication | 89352e43-bf09-4ef4-82f6-6f9d0174ebae | |
relation.isOrgUnitOfPublication.latestForDiscovery | 89352e43-bf09-4ef4-82f6-6f9d0174ebae |