Publication:
Reduced delay BCD adder

dc.contributor.departmentN/A
dc.contributor.departmentDepartment of Computer Engineering
dc.contributor.kuauthorBayrakçı, Alp Arslan
dc.contributor.kuauthorAkkaş, Ahmet
dc.contributor.kuprofilePhD Student
dc.contributor.kuprofileFaculty Member
dc.contributor.otherDepartment of Computer Engineering
dc.contributor.schoolcollegeinstituteGraduate School of Sciences and Engineering
dc.contributor.schoolcollegeinstituteCollege of Engineering
dc.contributor.yokidN/A
dc.contributor.yokidN/A
dc.date.accessioned2024-11-09T23:04:21Z
dc.date.issued2007
dc.description.abstractFinancial and commercial applications use decimal data and spend most of their time in decimal arithmetic. Software implementation of decimal arithmetic is typically at least 100 times slower than binary arithmetic implemented in hardware. therefore, hardware support for decimal arithmetic is required. in this paper, A reduced delay binary coded decimal (BCD) adder is proposed. the proposed adder improves the delay of BCD addition by increasing parallelism. on the critical-path of the proposed BCD adder, there are two 4-bit binary adders, A carry network, one and gate, and one OR gate. To make area and delay comparison, the proposed adder and previously proposed five decimal adders are implemented in VHDL and synthesized using 0.18 micron TSMC aSIC library. Synthesis results obtained for 64-bit addition (16 decimal digits) show that the proposed BCD adder has the shortest delay (1.40 ns). Furthermore, it requires less area than previously proposed three decimal adders.
dc.description.indexedbyWoS
dc.description.openaccessNO
dc.description.publisherscopeInternational
dc.identifier.doiN/A
dc.identifier.eissn2160-052X
dc.identifier.isbn978-1-4244-1026-2
dc.identifier.issn2160-0511
dc.identifier.quartileN/A
dc.identifier.urihttps://hdl.handle.net/20.500.14288/8623
dc.identifier.wos255432100041
dc.languageEnglish
dc.publisherIEEE
dc.source2007 IEEE International Conference on Application-Specific Systems, Architectures, and Processors
dc.subjectComputer science
dc.subjectHardware architecture
dc.subjectEngineering
dc.subjectElectrical electronic engineering
dc.titleReduced delay BCD adder
dc.typeConference proceeding
dspace.entity.typePublication
local.contributor.authorid000-0002-2824-036X
local.contributor.authoridN/A
local.contributor.kuauthorBayrakçı, Alp Arslan
local.contributor.kuauthorAkkaş, Ahmet
relation.isOrgUnitOfPublication89352e43-bf09-4ef4-82f6-6f9d0174ebae
relation.isOrgUnitOfPublication.latestForDiscovery89352e43-bf09-4ef4-82f6-6f9d0174ebae

Files