Publication: Reduced delay BCD adder
Program
KU-Authors
KU Authors
Co-Authors
Advisor
Publication Date
2007
Language
English
Type
Conference proceeding
Journal Title
Journal ISSN
Volume Title
Abstract
Financial and commercial applications use decimal data and spend most of their time in decimal arithmetic. Software implementation of decimal arithmetic is typically at least 100 times slower than binary arithmetic implemented in hardware. therefore, hardware support for decimal arithmetic is required. in this paper, A reduced delay binary coded decimal (BCD) adder is proposed. the proposed adder improves the delay of BCD addition by increasing parallelism. on the critical-path of the proposed BCD adder, there are two 4-bit binary adders, A carry network, one and gate, and one OR gate. To make area and delay comparison, the proposed adder and previously proposed five decimal adders are implemented in VHDL and synthesized using 0.18 micron TSMC aSIC library. Synthesis results obtained for 64-bit addition (16 decimal digits) show that the proposed BCD adder has the shortest delay (1.40 ns). Furthermore, it requires less area than previously proposed three decimal adders.
Description
Source:
2007 IEEE International Conference on Application-Specific Systems, Architectures, and Processors
Publisher:
IEEE
Keywords:
Subject
Computer science, Hardware architecture, Engineering, Electrical electronic engineering